# Assignment 2

1a. Generate the truth table for the given inputs and outputs.

|   |   |   |   |     |     |     |     | Truth | Table AB           |    | CD<br>00 | 01              |    | 11         | 10   |    |    |
|---|---|---|---|-----|-----|-----|-----|-------|--------------------|----|----------|-----------------|----|------------|------|----|----|
| A | В | С | D | o13 | o12 | o11 | o10 | о9    | <mark>08</mark> 00 | o7 | 006      | o5 <sup>0</sup> | o4 | $\theta_3$ | o2 0 | 01 | 00 |
| 0 | 0 | 0 | 0 | 0   | 0   | 0   | 0   | 0     | 0 01               | 0  | 00       | 0 0             | 0  | 00         | 0 0  | 0  | 1  |
| 0 | 0 | 0 | 1 | 0   | 0   | 0   | 0   | 0     | 0 11               | 0  | 00       | 0 1             | 0  | 00         | 0 X  | 1  | 0  |
| 0 | 0 | 1 | 0 | 0   | 0   | 0   | 0   | 0     | 0 10               | 0  | 00       | 0 X             | 0  | 00         | 10   | 0  | 0  |
| 0 | 0 | 1 | 1 | 0   | 0   | 0   | 0   | 0     | 0                  | 0  | 0        | 0               | 0  | 1          | 0    | 0  | 0  |
| 0 | 1 | 0 | 0 | 0   | 0   | 0   | 0   | 0     | 0                  | 0  | 0        | 0               | 1  | 0          | 0    | 0  | 0  |
| 0 | 1 | 0 | 1 | 0   | 0   | 0   | 0   | 0     | 0                  | 0  | 0        | 1               | 0  | 0          | 0    | 0  | 0  |
| 0 | 1 | 1 | 0 | 0   | 0   | 0   | 0   | 0     | 0                  | 0  | 1        | 0               | 0  | 0          | 0    | 0  | 0  |
| 0 | 1 | 1 | 1 | 0   | 0   | 0   | 0   | 0     | 0                  | 1  | 0        | 0               | 0  | 0          | 0    | 0  | 0  |
| 1 | 0 | 0 | 0 | 0   | 0   | 0   | 0   | 0     | 1                  | 0  | 0        | 0               | 0  | 0          | 0    | 0  | 0  |
| 1 | 0 | 0 | 1 | X   | X   | X   | X   | X     | X                  | X  | X        | X               | X  | X          | X    | X  | X  |
| 1 | 0 | 1 | 0 | 0   | 0   | 0   | 0   | 1     | 0                  | 0  | 0        | 0               | 0  | 0          | 0    | 0  | 0  |
| 1 | 0 | 1 | 1 | 0   | 0   | 0   | 1   | 0     | 0                  | 0  | 0        | 0               | 0  | 0          | 0    | 0  | 0  |
| 1 | 1 | 0 | 0 | 0   | 0   | 1   | 0   | 0     | 0                  | 0  | 0        | 0               | 0  | 0          | 0    | 0  | 0  |
| 1 | 1 | 0 | 1 | 0   | 1   | 0   | 0   | 0     | 0                  | 0  | 0        | 0               | 0  | 0          | 0    | 0  | 0  |
| 1 | 1 | 1 | 0 | X   | X   | X   | X   | X     | X                  | X  | X        | X               | X  | X          | X    | X  | X  |
| 1 | 1 | 1 | 1 | 1   | 0   | 0   | 0   | 0     | 0                  | 0  | 0        | 0               | 0  | 0          | 0    | 0  | 0  |

1b. Drawing the K-Maps for the obtained truth tables.

| o13 | CD |    |    |    |
|-----|----|----|----|----|
| AB  | 00 | 01 | 11 | 10 |
| 00  | 0  | 0  | 0  | 0  |
| 01  | 0  | 0  | 0  | 0  |
| 11  | 0  | 0  | 1  | X  |
| 10  | 0  | X  | 0  | 0  |

o13 = ABC o12 = AC'D

| o11 | CD |    |    |    |
|-----|----|----|----|----|
| AB  | 00 | 01 | 11 | 10 |
| 00  | 0  | 0  | 0  | 0  |
| 01  | 0  | 0  | 0  | 0  |
| 11  | 1  | 0  | 0  | X  |
| 10  | 0  | X  | 0  | 0  |

| o10 | CD |    |    |    |
|-----|----|----|----|----|
| AB  | 00 | 01 | 11 | 10 |
| 00  | 0  | 0  | 0  | 0  |
| 01  | 0  | 0  | 0  | 0  |
| 11  | 0  | 0  | 0  | X  |
| 10  | 0  | X  | 1  | 0  |

o11 = ABD'

| 0] | l0 | = | Α | В | '] | D |
|----|----|---|---|---|----|---|
|    |    |   |   |   |    |   |

| o9 | CD                   |                         |                                        |                                                 |
|----|----------------------|-------------------------|----------------------------------------|-------------------------------------------------|
| AB | 00                   | 01                      | 11                                     | 10                                              |
| 00 | 0                    | 0                       | 0                                      | 0                                               |
| 01 | 0                    | 0                       | 0                                      | 0                                               |
| 11 | 0                    | 0                       | 0                                      | X                                               |
| 10 | 0                    | X                       | 0                                      | 1                                               |
|    | AB<br>00<br>01<br>11 | AB 00 0 0 0 0 11 0 11 0 | AB 00 01<br>00 0 0<br>01 0 0<br>11 0 0 | AB 00 01 11<br>00 0 0 0<br>01 0 0 0<br>11 0 0 0 |

| 08     | CD  |    |    |    |
|--------|-----|----|----|----|
| AB     | 00  | 01 | 11 | 10 |
| 00     | 0   | 0  | 0  | 0  |
| 01     | 0   | 0  | 0  | 0  |
| 11     | 0   | 0  | 0  | X  |
| 10     | 1   | X  | 0  | 0  |
| a0 - A | CD, | •  |    |    |

o9 = ACD

o8 = AB'C'

| о7 | CD |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 0  | 0  | 0  |
| 01 | 0  | 0  | 1  | 0  |
| 11 | 0  | 0  | 0  | X  |
| 10 | 0  | X  | 0  | 0  |

| 06 | CD |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 0  | 0  | 0  |
| 01 | 0  | 0  | 0  | 1  |
| 11 | 0  | 0  | 0  | X  |
| 10 | 0  | X  | 0  | 0  |

o7 = A'BCD

| ~6 —   | $\mathbf{p}_{\mathbf{C}}\mathbf{p}_{i}$ |  |
|--------|-----------------------------------------|--|
| (00) — | DULL                                    |  |

| 05 | CD |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 0  | 0  | 0  |
| 01 | 0  | 1  | 0  | 0  |
| 11 | 0  | 0  | 0  | X  |
| 10 | 0  | X  | 0  | 0  |

| o4 | CD |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 0  | 0  | 0  |
| 01 | 1  | 0  | 0  | 0  |
| 11 | 0  | 0  | 0  | X  |
| 10 | 0  | X  | 0  | 0  |

o5 = A'BC'D

o4 = A'BC'D'

| AB | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| 00 | 0  | 0  | 1  | 0  |
| 01 | 0  | 0  | 0  | 0  |
| 11 | 0  | 0  | 0  | X  |
| 10 | 0  | X  | 0  | 0  |

| o2 | CD |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 0  | 0  | 1  |
| 01 | 0  | 0  | 0  | 0  |
| 11 | 0  | 0  | 0  | X  |
| 10 | 0  | X  | 0  | 0  |

## o3 = A'B'CD

| ol | CD |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 1  | 0  | 0  |
| 01 | 0  | 0  | 0  | 0  |
| 11 | 0  | 0  | 0  | X  |
| 10 | 0  | X  | 0  | 0  |

| 00 | CD |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 1  | 0  | 0  | 0  |
| 01 | 0  | 0  | 0  | 0  |
| 11 | 0  | 0  | 0  | X  |
| 10 | 0  | X  | 0  | 0  |

## o1 = B'C'D

## o0 = A'B'C'D'

o2 = A'B'CD'



1d. Test bench

#### Daniel Yeum

```
module tb_A2();
   reg [3:0] i;
   wire [13:0] op;
   A2 UUT(i, op);
        initial begin
0
             i = 4'b0000;
0000
           #5 i = 4'b0001;
           #5 i = 4'b0010;
           #5 i = 4'b0011;
0
           #5 i = 4'b0100;
0
          #5 i = 4'b0101;
000000000
           #5 i = 4'b0110;
           #5 i = 4'b0111;
           #5 i = 4'b1000;
           #5 i = 4'b1001;
           #5 i = 4'b1010;
           #5 i = 4'b1011;
           #5 i = 4'b1100;
           #5 i = 4'b1101;
           #5 i = 4'b1110;
           #5 i = 4'b1111;
        end
   endmodule
```

#### 1e. Simulation

```
23 👨
        module A2(input [3:0]i, output [13:0] op);
24
25
         reg [13:0] op;
26
27 0
             always @(*) begin
28 O
                case(i)
29 ; 0
                     4'b0000: op = 14'b00000000000001;
30 ¦ O
                     4'b0001: op = 14'b000000000000010;
     0
                     4'b0010: op = 14'b00000000000100;
31
     0
32 !
                     4'b0011: op = 14'b00000000001000;
33 ¦
34 ¦
35 ¦
     0
                     4'b0100: op = 14'b00000000010000;
     0
                     4'b0101: op = 14'b00000000100000;
     0
35
                     4'b0110: op = 14'b00000001000000;
     0
36
                     4'b0111: op = 14'b00000010000000;
     0
                     4'b1000: op = 14'b00000100000000;
37
38 ¦ O
                     4'b1001: op = 14'bXXXXXXXXXXXXXX;
                     4'b1010: op = 14'b00001000000000;
39 : 0
40 0
                     4'b1011: op = 14'b00010000000000;
41 O
                     4'b1100: op = 14'b00100000000000;
42 | 0
                     4'b1101: op = 14'b01000000000000;
43 ! O
44 ! O
45 ! O
                     4'b1110: op = 14'bXXXXXXXXXXXXXX;
                     4'b1111: op = 14'b10000000000000;
                     default: op = 14'b00000000000000;
46 🖨
                 endcase
47 🖨
             end
48 !
49 白
         endmodule
```

1g. Simulate using the test bench.

## Daniel Yeum



2. Design an arbiter in Verilog and test using Xilinx simulator.

module arbiter(

req\_0,

req\_1,

req\_2,

clk,

rst,

gnt\_0,

gnt\_1,

gnt\_2,

state,

nstate

);

input req\_0;

input req\_1;

input req\_2;

```
input clk;
input rst;
output gnt_0;
output gnt_1;
output gnt_2;
output [1:0] state;
output [1:0] nstate;
reg [1:0] state; // current state, output is shown at this state
reg [1:0] nstate; // next state, input is computed at this state
reg gnt_0;
               // outputs
reg gnt_1;
reg gnt_2;
wire gnt_0_out; // To demonstrate the functionality of this circuit
wire gnt_1_out; // an equation was created from a truth table.
wire gnt_2_out; // Wires are created for assign statements to be used as net data types
           // seen in the state machine below.
// Based on the specifications of the design. A truth table was input into
// a program called Logic Friday which can generate a boolean equation
// from the truthtable and minimize the equation. The result is seen below.
// These equations fulfill the described conditions.
// When only req_0 is asserted, gnt_0 is asserted.
// "" req_1 "", gnt_1 "".
// "" req 2 "", gnt 2 "".
// When both req_0 and req_1 are asserted, then gnt_0 is asserted.
// "" req_1 and req_2 "", then gnt_1 "".
// For all other combinations, gnt_2 is asserted.
assign gnt_0_out = ~req_2 & req_0;
```

```
assign gnt_1_out = req_1 & ~req_0;
assign gnt_2_out = req_2 & req_0 + ~req_1 & ~req_0;
// reset and update state
always @( posedge rst or posedge clk )
 begin
  if (rst)
   begin
    state <= 2'b00; // For the reset, I left state 0 as an empty
    nstate <= 2'b00; // reset state. This is because if you assign
   end
                  // gnt_0 to be associated with state 0, or any output for that matter,
                  // then one may run into an issue where gnt_0 is high in instances where it
  else
                       // is not wanted to be.
   state <= nstate;
 end
// calculating the next state
always @( state or req_0 or req_1 or req_2)
 begin
  case (state)
   2'b01: if ( gnt_0_out )
                           // The assign statements created using the
        nstate <= 2'b01; // net data type outputs are used as the conditionals
       else if (gnt_1_out) // in this sequential function.
        nstate <= 2'b10;
       else if (gnt_2_out)
        nstate <= 2'b11;
       else
        nstate <= 2'b11;
   2'b10: if (gnt_0_out)
        nstate <= 2'b01;
       else if (gnt_1_out)
```

```
nstate <= 2'b10;
       else if (gnt_2_out)
        nstate <= 2'b11;
       else
        nstate <= 2'b11;
   2'b11: if ( gnt_0_out )
        nstate <= 2'b01;
       else if (gnt_1_out)
        nstate <= 2'b10;
       else if (gnt_2_out)
        nstate <= 2'b11;
       else
        nstate <= 2'b11;
   default: nstate <= 2'b11;
  endcase
 end
// output of the design
always @( state )
                        // Because this is a sequential design
                   // the output will not be realized until one
 begin
  case (state)
                     // clock cycle after the input is realized.
                      // Mentioned above gnt_0 is associated
   2'b01: begin
         gnt_0 <= 1; // with state 1 and so on to allow for a reset state 0...</pre>
         gnt_1 <= 0;
         gnt_2 <= 0;
        end
   2'b10: begin
         gnt_0 <= 0;
         gnt_1 <= 1;
```

```
gnt_2 <= 0;
         end
     2'b11: begin
          gnt_0 <= 0;
          gnt_1 <= 0;
          gnt_2 <= 1;
         end
     default: begin
          gnt_0 <= 0;
          gnt_1 <= 0;
          gnt_2 <= 0;
         end
    endcase
   end
endmodule
module tb_arbiter();
  reg req_0;
  reg req_1;
  reg req_2;
  reg clk;
  reg rst;
  wire gnt_0;
  wire gnt_1;
  wire gnt_2;
  wire [1:0] state;
  wire [1:0] nstate;
```

```
arbiter UUT
   .req_0 ( req_0 ),
   .req_1 ( req_1 ),
   .req_2 ( req_2 ),
   .clk (clk),
   .rst (rst ),
   .gnt_0 (gnt_0),
   .gnt_1 (gnt_1),
   .gnt_2 (gnt_2),
   .state (state),
   .nstate ( nstate )
  );
initial
begin
 rst = 1;
 clk = 0;
  forever #5 clk = \simclk;
end
initial
begin
 #10 \text{ rst } = 0; // \text{ state } 0
   req_0 = 0; // next state 0 with no inputs
   req_1 = 0; // default next state 3 with inputs. next output gnt_2
   req_2 = 0;
 #15 req_0 = 1; // state 3. output gnt_2
   req_1 = 0; // next state 1. next output gnt_0
```

```
req_2 = 0;
 #10 \text{ req}_0 = 0; // state 1. output gnt_0
   req_1 = 1; // next state 2. next output gnt_1
   req_2 = 0;
 #10 req_0 = 0; // state 2. output gnt_1
   req_1 = 0; // next state 3. next output gnt_2
   req_2 = 1;
 #10 req_0 = 1; // state 3. output gnt_2
   req_1 = 1; // next state 1. next output gnt_0
   req_2 = 0;
 #10 req_0 = 0; // state 1. output gnt_0
   req_1 = 1; // next state 2. next output gnt_1
   req_2 = 1;
 #10 req_0 = 1; // state 2. output gnt_1
   req_1 = 1; // next state 3. next output gnt_2
   req_2 = 1;
 #10 // buffer // state 3. output gnt_2
           // next state 3. next output gnt_2.
 #10 \text{ rst} = 1; // state 0. outputs 0. Reset.
end
```

endmodule

## Daniel Yeum

